Part Number Hot Search : 
HT82V733 UN1118 BSV52L 1R5JZ41 P4SMA480 CS842 IRHF9230 10132
Product Description
Full Text Search
 

To Download TDA7313D Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 (R)
TDA7313
DIGITAL CONTROLLED STEREO AUDIO PROCESSOR WITH LOUDNESS
INPUT MULTIPLEXER: - 3 STEREO INPUTS - SELECTABLE INPUT GAIN FOR OPTIMAL ADAPTION TO DIFFERENT SOURCES INPUT AND OUTPUT FOR EXTERNAL EQUALIZER OR NOISE REDUCTION SYSTEM LOUDNESS FUNCTION VOLUME CONTROL IN 1.25dB STEPS TREBLE AND BASS CONTROL FOUR SPEAKER ATTENUATORS: - 4 INDEPENDENT SPEAKERS CONTROL IN 1.25dB STEPS FOR BALANCE AND FADER FACILITIES - INDEPENDENT MUTE FUNCTION ALL FUNCTIONS PROGRAMMABLE VIA SERIAL I2C BUS DESCRIPTION The TDA7313 is a volume, tone (bass and treble) balance (Left/Right) and fader (front/rear) processor for quality audio applications in car radio and Hi-Fi PIN CONNECTION (Top view)
DIP28
SO28
ORDERING NUMBERS: TDA7313 TDA7313D
systems. Selectable input gain and external loudness function are provided. Control is accomplished by serial I2C bus microprocessor interface. The AC signal setting is obtained by resistor networks and switches combined with operational amplifiers. Thanks to the used BIPOLAR/CMOS Tecnology, Low Distortion, Low Noise and Low DC stepping are obtained.
November 1999
1/14
TDA7313
TEST CIRCUIT
THERMAL DATA
Symbol Rth j-pins Description Thermal Resistance Junction-pins max SO28 85 DIP28 65 Unit C/W
ABSOLUTE MAXIMUM RATINGS
Symbol VS Tamb Tstg Parameter Operating Supply Voltage Operating Ambient Temperature Storage Temperature Range Value 10.2 -40 to 85 -55 to +150 Unit V C C
QUICK REFERENCE DATA
Symbol VS VCL THD S/N SC Parameter Supply Voltage Max. input signal handling Total Harmonic Distortion V = 1Vrms f = 1KHz Signal to Noise Ratio Channel Separation f = 1KHz Volume Control 1.25dB step Bass and Treble Control 2db step Fader and Balance Control Input Gain 3.75dB step Mute Attenuation 2/14 1.25dB step -78.75 -14 -38.75 0 100 Min. 6 2 0.01 106 103 0 +14 0 11.25 0.1 Typ. 9 Max. 10 Unit V Vrms % dB dB dB dB dB dB dB
5.6K C17 2.7nF 100nF C15 BIN(L) TREBLE(L) 4 SPKR ATT 25 MUTE OUT LEFT FRONT
R2
C9 2.2F
BLOCK DIAGRAM
OUT(L) 17 16 12 19 18
IN(L)
C11 100nF 100nF C14 LOUD(L) BOUT(L)
RB
3x 2.2F C1 L1 SPKR ATT 23 MUTE
15
L1 VOL + LOUD BASS TREBLE
LEFT INPUTS
C2
L2
14
L2
C3
L3
13
L3
OUT LEFT REAR
28 SERIAL BUS DECODER + LATCHES 27 26
SCL SDA DIGGND BUS
INPUT SELECTOR + GAIN
C4
R3
9
R3 VOL + LOUD BASS TREBLE SPKR ATT 24 MUTE OUT RIGHT FRONT
RIGHT INPUTS
C5
R2
10
R2
C6
R1
11
R1
3x 2.2F
SPKR ATT RB MUTE 1 CREF C7 C8 2.2F 22F OUT(R) IN(R) 7 6 8 21 LOUD(R) 100nF C12 100nF C10 5.6K R1 20 BOUT(R) BIN(R) 100nF C13 2.7nF C16 5 TREBLE(R)
D94AU180
22
SUPPLY 3
OUT RIGHT REAR
2
VCC
AGND
TDA7313
3/14
TDA7313
ELECTRICAL CHARACTERISTICS (refer to the test circuit Tamb = 25C, VS = 9V, RL = 10K, RG = 600, all controls flat (G = 0), f = 1KHz unless otherwise specified)
Symbol Parameter Test Condition Min. Typ. Max. Unit
SUPPLY
VS IS SVR Supply Voltage Supply Current Ripple Rejection 60 6 9 8 80 10 11 V mA dB
INPUT SELECTORS
RII VCL SIN RL GINmin GINmax GSTEP eIN VDC Input Resistance Clipping Level Input Separation (2) Output Load resistance Min. Input Gain Max. Input Gain Step Resolution Input Noise DC Steps G = 11.25dB adjacent gain steps G = 18.75 to Mute pin 7, 17 Input 1, 2, 3 35 2 80 2 -1 0 11.25 3.75 2 4 4 20 1 50 2.5 100 70 K Vrms dB K dB dB dB V mV mV
VOLUME CONTROL
RIV CRANGE AVMIN AVMAX ASTEP EA ET VDC Input Resistance Control Range Min. Attenuation Max. Attenuation Step Resolution Attenuation Set Error Tracking Error DC Steps adjacent attenuation steps From 0dB to Av max 0 0.5 Av = 0 to -20dB Av = -20 to -60dB 20 70 -1 70 0.5 -1.25 -3 33 75 0 75 1.25 0 50 80 1 80 1.75 1.25 2 2 3 7.5 k dB dB dB dB dB dB dB mV mV
SPEAKER ATTENUATORS
Crange SSTEP EA AMUTE VDC Control Range Step Resolution Attenuation set error Output Mute Attenuation DC Steps adjacent att. steps from 0 to mute 80 100 0 1 3 10 35 0.5 37.5 1.25 40 1.75 1.5 dB dB dB dB mV mV
BASS CONTROL (1)
Gb BSTEP RB Control Range Step Resolution Internal Feedback Resistance Max. Boost/cut +12 1 34 +14 2 44 +16 3 58 dB dB K
TREBLE CONTROL (1)
Gt TSTEP Control Range Step Resolution Max. Boost/cut +13 1 +14 2 +15 3 dB dB
4/14
TDA7313
ELECTRICAL CHARACTERISTICS (continued)
Symbol Parameter Test Condition Min. Typ. Max. Unit
AUDIO OUTPUTS
VOCL RL CL ROUT VOUT Clipping Level Output Load Resistance Output Load Capacitance Output resistance DC Voltage Level 30 4.2 75 4.5 d = 0.3% 2 2 10 120 4.8 2.5 Vrms K nF V
GENERAL
eNO Output Noise BW = 20-20KHz, flat output muted all gains = 0dB A curve all gains = 0dB S/N d Signal to Noise Ratio Distortion all gains = 0dB; VO = 1Vrms AV = 0, VIN = 1Vrms AV = -20dB VIN = 1Vrms VIN = 0.3Vrms 80 AV = 0 to -20dB -20 to -60 dB 2.5 5 3 106 0.01 0.09 0.04 103 0 0 1 2 0.1 0.3 V V V dB % % % dB dB dB
15
Sc
Channel Separation left/right Total Tracking error
BUS INPUTS
VIL VIH IIN VO
Notes: (1) Bass and Treble response see attached diagram (fig.16). The center frequency and quality of the resonance behaviour can be choosen by the external circuitry. A standard first order bass response can be realized by a standard feedback network (2) The selected input is grounded thru the 2.2F capacitor.
Input Low Voltage Input High Voltage Input Current Output Voltage SDA Acknowledge IO = 1.6mA 3 -5
1 +5 0.4
V V A V
Figure 1: Loudness vs. Volume Attenuation
Figure 2: Loudness vs. Frequency (CLOUD = 100nF) vs. Volume Attenuation
5/14
TDA7313
Figure 3: Loudness vs. External Capacitors Figure 4: Noise vs. Volume/Gain Settings
Figure 5: Signal to Noise Ratio vs. Volume Setting
Figure 6: Distortion & Noise vs. Frequency
Figure 7: Distortion & Noise vs. Frequency
Figure 8: Distortion vs. Load Resistance
6/14
TDA7313
Figure 9: Channel Separation (L R) vs. Frequency Figure 10: Input Separation (L1 L2, L3, L4) vs. Frequency
Figure 11: Supply Voltage Rejection vs. Frequency
Figure 12: Output Clipping Level vs. Supply Voltage
Figure 13: Quiescent Current vs. Supply Voltage
Figure 14: Supply Current vs. Temperature
7/14
TDA7313
Figure 15: Bass Resistance vs. Temperature Figure 16: Typical Tone Response (with the ext. components indicated in the test circuit)
I2C BUS INTERFACE Data transmission from microprocessor to the TDA7313 and viceversa takes place thru the 2 wires I2C BUS interface, consisting of the two lines SDA and SCL (pull-up resistors to positive supply voltage must be connected). Data Validity As shown in fig. 17, the data on the SDA line must be stable during the high period of the clock. The HIGH and LOW state of the data line can only change when the clock signal on the SCL line is LOW. Start and Stop Conditions As shown in fig.18 a start condition is a HIGH to LOW transition of the SDA line while SCL is HIGH. The stop condition is a LOW to HIGH transition of the SDA line while SCL is HIGH. Byte Format Every byte transferred on the SDA line must contain 8 bits. Each byte must be followed by an acknowledge bit. The MSB is transferred first. Figure 17: Data Validity on the I2CBUS
Acknowledge The master (P) puts a resistive HIGH level on the SDA line during the acknowledge clock pulse (see fig. 19). The peripheral (audioprocessor) that acknowledges has to pull-down (LOW) the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during this clock pulse. The audioprocessor which has been addressed has to generate an acknowledge after the reception of each byte, otherwise the SDA line remains at the HIGH level during the ninth clock pulse time. In this case the master transmitter can generate the STOP information in order to abort the transfer. Transmission without Acknowledge Avoiding to detect the acknowledge of the audioprocessor, the P can use a simplier transmission: simply it waits one clock without checking the slave acknowledging, and sends the new data. This approach of course is less protected from misworking and decreases the noise immunity.
8/14
TDA7313
Figure 18: Timing Diagram of I2CBUS
Figure 19: Acknowledge on the I2CBUS
SOFTWARE SPECIFICATION Interface Protocol The interface protocol comprises: A start condition (s) A chip address byte, containing the TDA7313
address (the 8th bit of the byte must be 0). The TDA7313 must always acknowledge at the end of each transmitted byte. A sequence of data (N-bytes + acknowledge) A stop condition (P)
TDA7313 ADDRESS MSB 10 first byte 001 LSB MSB 0 ACK LSB DATA
AK C
MSB DATA
LSB
AK P C
S
0
0
Data Transferred (N-bytes + Acknowledge) ACK = Acknowledge S = Start P = Stop MAX CLOCK SPEED 100kbits/s
SOFTWARE SPECIFICATION Chip address
1 MSB 0 0 0 1 0 0 0 LSB
DATA BYTES MSB 0 1 1 1 1 0 0 0 LSB A0 A0 A0 A0 A0 S0 C0 C0 FUNCTION Volume control Speaker ATT LR Speaker ATT RR Speaker ATT LF Speaker ATT RF Audio switch Bass control Treble control
0 1 1 0 0 1 1 1
B2 0 1 0 1 0 1 1
B1 B1 B1 B1 B1 G1 0 1
B0 B0 B0 B0 B0 G0 C3 C3
A2 A2 A2 A2 A2 S2 C2 C2
A1 A1 A1 A1 A1 S1 C1 C1
Ax = 1.25dB steps; Bx = 10dB steps; Cx = 2dB steps; Gx = 3.75dB steps 9/14
TDA7313
SOFTWARE SPECIFICATION (continued) DATA BYTES (detailed description) Volume
MSB 0 0 B2 B1 B0 A2 0 0 0 0 1 1 1 1 0 0 B2 0 0 0 0 1 1 1 1 B1 0 0 1 1 0 0 1 1 B0 0 1 0 1 0 1 0 1 A2 A1 0 0 1 1 0 0 1 1 A1 LSB A0 0 1 0 1 0 1 0 1 A0 FUNCTION Volume 1.25dB steps 0 -1.25 -2.5 -3.75 -5 -6.25 -7.5 -8.75 Volume 10dB steps 0 -10 -20 -30 -40 -50 -60 -70
For example a volume of -45dB is given by: 00100100
Speaker Attenuators
MSB 1 1 1 1 0 0 1 1 0 1 0 1 B1 B1 B1 B1 B0 B0 B0 B0 A2 A2 A2 A2 0 0 0 0 1 1 1 1 0 0 1 1 1 0 1 0 1 1 1 1 1 A1 A1 A1 A1 0 0 1 1 0 0 1 1 LSB A0 A0 A0 A0 0 1 0 1 0 1 0 1 FUNCTION Speaker LF Speaker RF Speaker LR Speaker RR 0 -1.25 -2.5 -3.75 -5 -6.25 -7.5 -8.75 0 -10 -20 -30 Mute
For example attenuation of 25dB on speaker RF is given by: 10110100
10/14
TDA7313
Audio Switch
MSB 0 1 0 G1 G0 S2 S1 0 0 1 1 0 1 0 0 1 1 0 1 0 1 LSB S0 0 1 0 1 FUNCTION Audio Switch Stereo 1 Stereo 2 Stereo 3 Stereo 4 (*) LOUDNESS ON LOUDNESS OFF +11.25dB +7.5dB +3.75dB 0dB
For example to select the stereo 2 input with a gain of +7.5dB LOUDNESS ON the 8bit string is: 01001001 (*) Stereo 4 is connected internally, but not available on pins.
Bass and Treble
0 0 1 1 1 1 0 1 C3 C3 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 C2 C2 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 C1 C1 0 0 1 1 0 0 1 1 1 1 0 0 1 1 0 0 C0 C0 0 1 0 1 0 1 0 1 1 0 1 0 1 0 1 0 Bass Treble -14 -12 -10 -8 -6 -4 -2 0 0 2 4 6 8 10 12 14
C3 = Sign For example Bass at -10dB is obtained by the following 8 bit string: 01100010
Purchase of I2C Components of STMicroelectronics, conveys a license under the Philips I2C Patent Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specifications as defined by Philips.
11/14
TDA7313
mm MIN. A a1 b b1 C c1 D E e e3 F L S 7.4 0.4 17.7 10 1.27 16.51 7.6 1.27 0.291 0.016 0.1 0.35 0.23 0.5 45 (typ.) 18.1 10.65 0.697 0.394 0.050 0.65 0.299 0.050 0.713 0.419 TYP. MAX. 2.65 0.3 0.49 0.32 0.004 0.014 0.009 0.020 MIN. inch TYP. MAX. 0.104 0.012 0.019 0.013
DIM.
OUTLINE AND MECHANICAL DATA
SO28
8 (max.)
12/14
TDA7313
mm DIM. MIN. a1 b b1 b2 D E e e3 F I L 4.445 3.3 15.2 2.54 33.02 14.1 0.23 1.27 37.34 16.68 0.598 TYP. 0.63 0.45 0.31 0.009 MAX. MIN.
inch TYP. 0.025 0.018 0.012 0.050 1.470 0.657 0.100 1.300 0.555 0.175 MAX.
OUTLINE AND MECHANICAL DATA
DIP28
0.130
13/14
TDA7313
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics (c) 1999 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com
14/14


▲Up To Search▲   

 
Price & Availability of TDA7313D

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X